4 bit arithmetic logic unit (alu)

18
1 4 BIT Arithmetic Logic Unit (ALU) Branson Ngo Vincent Lam Mili Daftary Bhavin Khatri Advisor: Dave Parent DATE: 05/17/04

Upload: afric

Post on 22-Feb-2016

503 views

Category:

Documents


6 download

DESCRIPTION

4 BIT Arithmetic Logic Unit (ALU). Branson Ngo Vincent Lam Mili Daftary Bhavin Khatri Advisor: Dave Parent DATE: 05/17/04. Agenda. Abstract Introduction - Why - Background Information Project Summary Project Details - schematic - Layout - LVS report - PowerPoint PPT Presentation

TRANSCRIPT

  • 4 BIT Arithmetic Logic Unit (ALU)Branson NgoVincent LamMili DaftaryBhavin Khatri

    Advisor: Dave Parent

    DATE: 05/17/04

  • AgendaAbstractIntroduction - Why - Background InformationProject SummaryProject Details - schematic - Layout - LVS reportLongest Path CalculationsLessons LearnedSummaryAcknowledgements

  • AbstractOur group has designed a 4 Bit Arithmetic Logic Unit (ALU) that can perform the following functions: - NAND - NOR - XOR - Full AdderThe area of our design is 1.04 x 10^-7 m2Power = I*V = (0.012A)*(2.5V) = 30mW

  • IntroductionAn ALU is the fundamental unit of any computing system.Understanding how an ALU is designed and how it works is essential to building any advanced logic circuits.Using this knowledge and experience, we can move on to designing more complex integrated circuits.

  • Introduction contd.We have designed an ALU to handle two inputs of 4 bits each to produce a required output based on the output selector line.The possible outputs are Nand, Nor, Xor and Sum as shown in the table.

  • Project SummaryThe design uses the concept of parallel computing.All the different logical functional units like Nand, Nor, etc. are cascaded together and produce outputs in parallel at the Mux input.The benefit of this design is that all the computations are done in parallel and available simultaneously, so no clock resources are wasted. The Mux is then simply used to select the required output.

  • Project DetailsThere are total of 19 pin outs in our design including vdd and gnd.There are 9 D Flip-flops at the input and 4 at the output. There are 4 4x2 Muxs to select the output

  • Project Details contd.Create Schematics and layouts for Nand, Nor, Xor, Adder, flip-flop, and Mux in the Cadence tool.Test the schematics using test bench.Create Schematic and layout for 1 bit ALU now using the schematics for the basic logical units.Test the schematic for 1 bit ALU.Create the schematic for 4 bit ALU.Cascade the single bit ALU layouts to create a 4 bit ALU layout.Run the DRC, extracted and LVS check to verify the design.

  • Longest Path Calculations

  • 4 Bit ALU Schematic

  • Layout

  • Verification- LVS Check

  • Simulation

  • Simulation- Contd

  • Lessons Learned Dont route in PolyLearned to fix the LVS ErrorLearn how to use Cadence toolLearn how to design an integrated circuitMake design decisions to create an efficient design.

  • SummaryThe project taught us how to design a basic integrated circuit. This is a stepping stone for more complex circuits.Our project has 321 transistors and 19 terminals.The area of our design is = 1.04 x 10^-7m2 The power is 30mW.

  • Acknowledgements Thanks to professor David Parent for helping us out at all the points where we were stuck.Thanks to Cadence Design Systems for VLSI Lab.Thanks to our colleagues in the lab.