status of tdcpix full chip assembly
DESCRIPTION
Status of TDCpix full chip assembly. NA62 – GTK WG meeting. Sandro Bonacini. Full chip floorplan. Pixel matrix. 20.400x12.030 sq.mm PRELIMINARY Floorplan work started June 2012 Top assembly done in Virtuoso “South bank” P&R in Encounter Size: ~4.8 mm. “South bank”. - PowerPoint PPT PresentationTRANSCRIPT
Status of TDCpix full chip assembly
Sandro Bonacini
NA62 – GTK WG meeting
Full chip floorplan
20.400x12.030 sq.mm PRELIMINARY
Floorplan work started June 2012
Top assembly done in Virtuoso
“South bank” P&R in Encounter Size: ~4.8 mm
Pixel matrix
“South bank”
South bank floorplan Assembly of TDC, qchip, bandgaps, serializer/PLL, I/O pads & power
Pad placement is preliminary 158 south + 4 west + 4 east 22 staggered power pads
TDC (x20)
qchip (x4)config space, DLL clock & cal. fanout
Serializer & PLLs BGsBG
Staggered pads Staggered pads
Power distribution Regular 600-um-pitch power lines in matrix Sparse 60-um lines in pad ring
Power distribution SW corner
I/O pads Power/ground pads “Pitch adapter”
Dense connections in horizontal and vertical power lines
BG
Staggered pads
6
Status Completed
Floorplan Power planning / distribution
Next steps “South bank”
Place & route, DFM, chip finishing No major showstoppers
Verification (DRC, LVS) … might need some iterations at this stage.
Complex power distribution, global nets, … Final chip assembly
July 3, 2012