i bil 1007 resit exam ii butunlerne stnavi 1-.ceng2.ktu.edu.tr/~ulutas/courses/undergraduate/... ·...
TRANSCRIPT
~ame, Lastname, Student Number: 23.01.2017
~TOPlaml
Karadeniz Technical University II Teknik OniversitesiFaculty of Engineering II Muhendislik FakultesiDepartment of Computer Engineering /I Bilgisayar Muhendlsliqi BalOmu
BiL 1007 Resit Exam II Butunlerne Stnavi1. Design an asynchronous frequency divider circuit to divide input frequency by 5 using positive edge triggered D flip flops and
necessary gates. 1/ Giri~ isaret frekansmi 5'e bi:ilmek i~in asenkron bir frekans bi:ihJcudevresini yOkselen kenar tetiklemeli D flipfloplar ve gerekli kaptlart kullanarak tasarlaytruz.1- \
20r-,
21 22 I.••.
r~ r--' ~ ~ V
') > -~
••,
61' ~I \~
1
2. Compute the maximum clock frequency of a 5-bit asynchronous counter with positive edge triggered D flip flops which have 4ns propagation delay from clock edge to output. 1/ Saat kenanndan ~Ikl~a4 ns yayilrna gecikmesi olan pozitif kenar tetiklemeliD flip floplar ile yapilrms 5-bit'lik bir asenkron sayicrrun en yOksek cahsrna frekansrru hesaplayrmz.
I o\~11\ 5 / ;.t\i{ ~r"VlI Yo'''''4 r,$ ~,.,£C.i~LVI1C:Sl- ~ \;? \<. ~,~ k... ., sCi:fc\\I\,n
20 VIs c\ ;'r. B ~ he d e lo'\le. -- ==-
-6 f l Ci vn c-r:c.; L~S"{ S- x 4$ 6
==-015 ·10 :' 50-jQ1~
2...0115 20-10-" 2.. -(0-8
c(Ctkc. J.;lHl fr~kCiV\!>+-~ ~C\II~C""'CI'Z .•
3. Design a digital circuit to delay a 1-bit input signal by 2 ms using positive edge triggered D flip flops assumingthere is a 3 kHz clock signal available. II 1-bitlik giri~ lsaretinl 2 ms geciktirmek i~in bir sayrsal devreyi ylikselen kenartetiklemeli D flip floplar kullanarak 3 kHz'lik bir saat isaretinin bulundu varsayrrm ile tasarlayiruz.
5 kH'2::: $c-c:..t- 15Ctce+i b(a.n blr dC.VI""Lk bir 5lri~ \~C(re:\-~r\~ 2-ms
2."''1~ - 2. M S/ ( '/3k II<) = 2.'H)/ 0.333 1(/ - 6r\,\?-'F(o,\ ;\e ~'1r,1Y\l\\~ 'k-C\J'd,.~iN1G;(' k.~JcL:JiC'i kullc.vlIl""'Ghdl'r.
, ,
~(C: lL.-\-l r I'YI ckClck-\- D +ip;
,UliIr
~(I) \D
~ ~ ~ D ~ I) ~ I> ----d·i ~
~ ~ - > -> - v \ >r-
~
4. Manufacturers use Static RAM cells for cache memory of microprocessors even though Dynamic RAM cells cost less andconsumes lower power. Explain the reason in one sentence? /I Dinamik RAM hucreleri daha dusuk maliyetli olmasi ve dahadusuk gue;;tOketmesine karsruk Oreticiler mlkroislernci on belleqinde Statik RAM hucrelerl kullanmaktadrr, Bunun gerekc;:esinibircOmle ile acrklaymiz.
5. Suggest a method to speed-up address decoding process which determines memory access time? /I Bellek erlsirn suresinibelirleyen adres kod e;;ozOmusOrecinin hrztandmlabflrnesl ie;;inbir e;;ozOmonerlnlz?
kod 5"Oz..~c~. ;~iY\de 3e'("~~klt~~'y-e"" <:ok
~c.; ~$iV\i Ctz--"ltCtcec.k seJ,(de 3,rl?b~j~ll~ L-t-c.li c.4rcJ 4('~L.5/'\ \C:;-2.Citl1G"'(\ OlUY4k. s:-t'z.l1-tek a f'lcyiIcb,'I,'r
Jiri:-l; VE \<''\rl\Gl'"\(''~ k~~,SCt'jIS \V\' J""Y1Jc... J~~~r e.r e k I
sc...-hv - 5 ~+UV\ I~J 7-;;z ~ c.~ l~ \I'
k k/z.I---
-J ) k k/i.
/ / /2:2
~
--I -\
. , ./ k/Z
k/z.; 2..k/z
I